# 6.3 RCC registers

Refer to Section 1.2: List of abbreviations for registers for a list of abbreviations used in register descriptions.

# 6.3.1 RCC clock control register (RCC\_CR)

Address offset: 0x00

Reset value: 0x0000 XX81 where X is undefined.

Access: no wait state, word, half-word and byte access

| 31   | 30   | 29   | 28   | 27            | 26           | 25     | 24    | 23   | 22   | 21       | 20   | 19        | 18         | 17         | 16     |
|------|------|------|------|---------------|--------------|--------|-------|------|------|----------|------|-----------|------------|------------|--------|
| Res. | Res. | Res. | Res. | PLLI2S<br>RDY | PLLI2S<br>ON | PLLRDY | PLLON | Res. | Res. | Res.     | Res. | CSS<br>ON | HSE<br>BYP | HSE<br>RDY | HSE ON |
|      |      |      |      | r             | rw           | r      | rw    |      |      |          |      | rw        | rw         | r          | rw     |
| 15   | 14   | 13   | 12   | 11            | 10           | 9      | 8     | 7    | 6    | 5        | 4    | 3         | 2          | 1          | 0      |
|      |      |      | HSIC | AL[7:0]       |              |        |       |      | Н    | SITRIM[4 | :0]  |           | Res.       | HSI<br>RDY | HSION  |
| r    | r    | r    | r    | r             | r            | r      | r     | rw   | rw   | rw       | rw   | rw        |            | r          | rw     |

Bits 31:28 Reserved, must be kept at reset value.

# Bit 27 PLLI2SRDY: PLLI2S clock ready flag

Set by hardware to indicate that the PLLI2S is locked.

0: PLLI2S unlocked
1: PLLI2S locked

# Bit 26 PLLI2SON: PLLI2S enable

Set and cleared by software to enable PLLI2S.

Cleared by hardware when entering Stop or Standby mode.

0: PLLI2S OFF 1: PLLI2S ON

# Bit 25 PLLRDY: Main PLL (PLL) clock ready flag

Set by hardware to indicate that PLL is locked.

0: PLL unlocked 1: PLL locked

# Bit 24 PLLON: Main PLL (PLL) enable

Set and cleared by software to enable PLL.

Cleared by hardware when entering Stop or Standby mode. This bit cannot be reset if PLL clock is used as the system clock.

0: PLL OFF 1: PLL ON

# Bits 23:20 Reserved, must be kept at reset value.

# Bit 19 CSSON: Clock security system enable

Set and cleared by software to enable the clock security system. When CSSON is set, the clock detector is enabled by hardware when the HSE oscillator is ready, and disabled by hardware if an oscillator failure is detected.

0: Clock security system OFF (Clock detector OFF)

1: Clock security system ON (Clock detector ON if HSE oscillator is stable, OFF if not)



RM0402 Rev 6 121/1163

#### Bit 18 **HSEBYP**: HSE clock bypass

Set and cleared by software to bypass the oscillator with an external clock. The external clock must be enabled with the HSEON bit, to be used by the device.

The HSEBYP bit can be written only if the HSE oscillator is disabled.

0: HSE oscillator not bypassed

1: HSE oscillator bypassed with an external clock

#### Bit 17 HSERDY: HSE clock ready flag

Set by hardware to indicate that the HSE oscillator is stable. After the HSEON bit is cleared, HSERDY goes low after 6 HSE oscillator clock cycles.

0: HSE oscillator not ready

1: HSE oscillator ready

## Bit 16 HSEON: HSE clock enable

Set and cleared by software.

Cleared by hardware to stop the HSE oscillator when entering Stop or Standby mode. This bit cannot be reset if the HSE oscillator is used directly or indirectly as the system clock.

0: HSE oscillator OFF

1: HSE oscillator ON

# Bits 15:8 HSICAL[7:0]: Internal high-speed clock calibration

These bits are initialized automatically at startup.

## Bits 7:3 HSITRIM[4:0]: Internal high-speed clock trimming

These bits provide an additional user-programmable trimming value that is added to the HSICAL[7:0] bits. It can be programmed to adjust to variations in voltage and temperature that influence the frequency of the internal HSI RC.

Bit 2 Reserved, must be kept at reset value.

# Bit 1 HSIRDY: Internal high-speed clock ready flag

Set by hardware to indicate that the HSI oscillator is stable. After the HSION bit is cleared, HSIRDY goes low after 6 HSI clock cycles.

0: HSI oscillator not ready

1: HSI oscillator ready

# Bit 0 HSION: Internal high-speed clock enable

Set and cleared by software.

Set by hardware to force the HSI oscillator ON when leaving the Stop or Standby mode or in case of a failure of the HSE oscillator used directly or indirectly as the system clock. This bit cannot be cleared if the HSI is used directly or indirectly as the system clock.

0: HSI oscillator OFF

1: HSI oscillator ON



# 6.3.2 RCC PLL configuration register (RCC\_PLLCFGR)

Address offset: 0x04

Reset value: 0x2400 3010

Access: no wait state, word, half-word and byte access.

This register is used to configure the PLL clock outputs according to the formulas:

- $f_{(VCO clock)} = f_{(PLL clock input)} \times (PLLN / PLLM)$
- f<sub>(PLL general clock output)</sub> = f<sub>(VCO clock)</sub> / PLLP
- f(USB OTG FS, SDIO, RNG clock output) = f(VCO clock) / PLLQ
- $f(I_{2S, DFSDM clock output}) = f_{(VCO clock)} / PLLR$

| 31   | 30        | 29       | 28 | 27 | 26  | 25     | 24 | 23   | 22     | 21   | 20   | 19   | 18     | 17   | 16     |
|------|-----------|----------|----|----|-----|--------|----|------|--------|------|------|------|--------|------|--------|
| Res. |           | PLLR[2:0 | ]  |    | PLL | Q[3:0] |    | Res. | PLLSRC | Res. | Res. | Res. | Res.   | PLLF | P[1:0] |
|      | rw        | rw       | rw | rw | rw  | rw     | rw |      | rw     |      |      |      |        | rw   | rw     |
| 15   | 14        | 13       | 12 | 11 | 10  | 9      | 8  | 7    | 6      | 5    | 4    | 3    | 2      | 1    | 0      |
| Res. | PLLN[8:0] |          |    |    |     |        |    |      |        |      |      | PLLI | M[5:0] |      |        |
|      | rw        | rw       | rw | rw | rw  | rw     | rw | rw   | rw     | rw   | rw   | rw   | rw     | rw   | rw     |

Bit 31 Reserved, must be kept at reset value.

Bits 30:28 PLLR[2:0]: Main PLL (PLL) division factor for I2S, DFSDM clocks

Set and cleared by software to control the frequency of the clock. These bits should be written only if PLL is disabled.

Clock frequency = VCO frequency / PLLR with  $2 \le PLLR \le 7$ 

000: PLLR = 0, wrong configuration

001: PLLR = 1, wrong configuration

010: PLLR = 2

011: PLLR = 3

...

111: PLLR = 7

Bits 27:24 **PLLQ[3:0]:** Main PLL (PLL) division factor for USB OTG FS, SDIO and random number generator clocks.

Set and cleared by software to control the frequency of USB OTG FS clock, the random number generator clock and the SDIO clock. These bits should be written only if PLL is disabled.

**Caution:** The USB OTG FS requires a 48 MHz clock to work correctly. The SDIO and the random number generator need a frequency lower than or equal to 48 MHz to work correctly.

USB OTG FS clock frequency = VCO frequency / PLLQ with 2 ≤ PLLQ ≤ 15

0000: PLLQ = 0, wrong configuration

0001: PLLQ = 1, wrong configuration

0010: PLLQ = 2

0011: PLLQ = 3

0100: PLLQ = 4

•••

1111: PLLQ = 15

Bit 23 Reserved, must be kept at reset value.



RM0402 Rev 6 123/1163

Bit 22 PLLSRC: Main PLL(PLL) and audio PLL (PLLI2S) entry clock source

Set and cleared by software to select PLL and PLLI2S clock source. This bit can be written only when PLL and PLLI2S are disabled.

0: HSI clock selected as PLL and PLLI2S clock entry

1: HSE oscillator clock selected as PLL and PLLI2S clock entry

Bits 21:18 Reserved, must be kept at reset value.

Bits 17:16 PLLP[1:0]: Main PLL (PLL) division factor for main system clock

Set and cleared by software to control the frequency of the general PLL output clock. These bits can be written only if PLL is disabled.

Caution: The software has to set these bits correctly not to exceed 100 MHz on this domain.

PLL output clock frequency = VCO frequency / PLLP with PLLP = 2, 4, 6, or 8

00: PLLP = 2 01: PLLP = 4 10: PLLP = 6 11: PLLP = 8

Bits 14:6 PLLN[8:0]: Main PLL (PLL) multiplication factor for VCO

Set and cleared by software to control the multiplication factor of the VCO. These bits can be written only when PLL is disabled. Only half-word and word accesses are allowed to write these bits.

Caution: The software has to set these bits correctly to ensure that the VCO output frequency is between 100 and 432 MHz. (check also Section 6.3.23: RCC PLLI2S configuration register (RCC\_PLLI2SCFGR))

VCO output frequency = VCO input frequency × PLLN with  $50 \le PLLN \le 432$  000000000: PLLN = 0, wrong configuration

00000001: PLLN = 1, wrong configuration

... 000110010: PLLN = 50

... 001100011: PLLN = 99 001100100: PLLN = 100

...

110110000: PLLN = 432

110110001: PLLN = 433, wrong configuration

111111111: PLLN = 511, wrong configuration

Note: Multiplication factors possible for VCO input frequency higher than 1 MHz but care must be taken to fulfill the VCO output frequency range as specified above.

Bits 5:0 PLLM[5:0]: Division factor for the main PLL (PLL) input clock

Set and cleared by software to divide the PLL and PLLI2S input clock before the VCO. These bits can be written only when the PLL and PLLI2S are disabled.

Caution: The software has to set these bits correctly to ensure that the VCO input frequency ranges from 1 to 2 MHz. It is recommended to select a frequency of 2 MHz to limit PLL jitter.

VCO input frequency = PLL input clock frequency / PLLM with 2 ≤ PLLM ≤ 63

000000: PLLM = 0, wrong configuration 000001: PLLM = 1, wrong configuration

000010: PLLM = 2 000011: PLLM = 3 000100: PLLM = 4

111110: PLLM = 62 111111: PLLM = 63

#### 6.3.3 RCC clock configuration register (RCC\_CFGR)

Address offset: 0x08

Reset value: 0x0000 0000

Access: 0 ≤ wait state ≤ 2, word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during a clock source switch.

| 31  | 30       | 29 | 28      | 27      | 26 | 25       | 24   | 23             | 22  | 21     | 20 | 19  | 18      | 17   | 16    |
|-----|----------|----|---------|---------|----|----------|------|----------------|-----|--------|----|-----|---------|------|-------|
| МСО | 2[1:0]   | MC | 02 PRE[ | [2:0]   | МС | 001 PRE[ | 2:0] | Res. MCO1[1:0] |     |        |    | R   | TCPRE[4 | 1:0] |       |
| rw  | rw       | rw | rw      | rw      | rw | rw       | rw   |                | rw  |        | rw | rw  | rw      | rw   | rw    |
| 15  | 14       | 13 | 12      | 11      | 10 | 9        | 8    | 7              | 6   | 5      | 4  | 3   | 2       | 1    | 0     |
| F   | PRE2[2:0 | 0] | F       | PRE1[2: | 0] | Res.     | Res. |                | HPR | E[3:0] |    | SWS | [1:0]   | SW   | [1:0] |
| rw  | rw       | rw | rw      | rw      | rw |          |      | rw             | rw  | rw     | rw | r   | r       | rw   | rw    |

Bits 31:30 MCO2[1:0]: Microcontroller clock output 2

Set and cleared by software. Clock source selection may generate glitches on MCO2. It is highly recommended to configure these bits only after reset before enabling the external oscillators and the PLLs.

00: System clock (SYSCLK) selected

01: PLLI2S clock selected

10: HSE oscillator clock selected

11: PLL clock selected

RM0402 Rev 6 125/1163

## Bits 29:27 MCO2PRE[1:0]: MCO2 prescaler

Set and cleared by software to configure the prescaler of the MCO2. Modification of this prescaler may generate glitches on MCO2. It is highly recommended to change this prescaler only after reset before enabling the external oscillators and the PLLs.

0xx: no division 100: division by 2 101: division by 3 110: division by 4 111: division by 5

#### Bits 26:24 MCO1PRE[1:0]: MCO1 prescaler

Set and cleared by software to configure the prescaler of the MCO1. Modification of this prescaler may generate glitches on MCO1. It is highly recommended to change this prescaler only after reset before enabling the external oscillators and the PLL.

0xx: no division 100: division by 2 101: division by 3 110: division by 4 111: division by 5

Bit 23 Reserved, always read as 0.

# Bits 22:21 MCO1[1:0]: Microcontroller clock output 1

Set and cleared by software. Clock source selection may generate glitches on MCO1. It is highly recommended to configure these bits only after reset before enabling the external oscillators and PLL.

00: HSI clock selected 01: LSE oscillator selected 10: HSE oscillator clock selected 11: PLL clock selected

# Bits 20:16 RTCPRE[4:0]: HSE division factor for RTC clock

Set and cleared by software to divide the HSE clock input clock to generate a 1 MHz clock for RTC.

Caution: The software has to set these bits correctly to ensure that the clock supplied to the RTC is 1 MHz. These bits must be configured if needed before selecting the RTC clock source.

00000: no clock 00001: no clock 00010: HSE/2 00011: HSE/3 00100: HSE/4 11110: HSE/30 11111: HSE/31

## Bits 15:13 PPRE2[2:0]: APB high-speed prescaler (APB2)

Set and cleared by software to control APB high-speed clock division factor.

Caution: The software has to set these bits correctly not to exceed 100 MHz on this domain. The clocks are divided with the new prescaler factor from 1 to 16 AHB cycles after PPRF2 write

0xx: AHB clock not divided 100: AHB clock divided by 2 101: AHB clock divided by 4 110: AHB clock divided by 8 111: AHB clock divided by 16



## Bits 12:10 PPRE1[2:0]: APB Low speed prescaler (APB1)

Set and cleared by software to control APB low-speed clock division factor.

**Caution:** The software has to set these bits correctly not to exceed 50 MHz on this domain. The clocks are divided with the new prescaler factor from 1 to 16 AHB cycles after PPRE1 write.

0xx: AHB clock not divided 100: AHB clock divided by 2 101: AHB clock divided by 4 110: AHB clock divided by 8 111: AHB clock divided by 16

Bits 9:8 Reserved, must be kept at reset value.

## Bits 7:4 HPRE[3:0]: AHB prescaler

Set and cleared by software to control AHB clock division factor.

Caution: The clocks are divided with the new prescaler factor from 1 to 16 AHB cycles after

HPRE write.

Caution: The AHB clock frequency must be at least 25 MHz when the Ethernet is used.

0xxx: system clock not divided 1000: system clock divided by 2 1001: system clock divided by 4 1010: system clock divided by 8 1011: system clock divided by 16 1100: system clock divided by 64 1101: system clock divided by 128 1110: system clock divided by 256 1111: system clock divided by 512

#### Bits 3:2 SWS[1:0]: System clock switch status

Set and cleared by hardware to indicate which clock source is used as the system clock.

00: HSI oscillator used as the system clock

01: HSE oscillator used as the system clock

10: PLL used as the system clock

11: not applicable

#### Bits 1:0 SW[1:0]: System clock switch

Set and cleared by software to select the system clock source.

Set by hardware to force the HSI selection when leaving the Stop or Standby mode or in case of failure of the HSE oscillator used directly or indirectly as the system clock.

00: HSI oscillator selected as system clock

01: HSE oscillator selected as system clock

10: PLL selected as system clock

11: not allowed



RM0402 Rev 6 127/1163

# 6.3.4 RCC clock interrupt register (RCC\_CIR)

Address offset: 0x0C

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access

| 31         | 30         | 29                    | 28                 | 27                 | 26                 | 25                | 24                | 23        | 22        | 21                  | 20               | 19               | 18               | 17               | 16               |
|------------|------------|-----------------------|--------------------|--------------------|--------------------|-------------------|-------------------|-----------|-----------|---------------------|------------------|------------------|------------------|------------------|------------------|
| Res.       | Res.       | Res.                  | Res.               | Res.               | Res.               | Res.              | Res.              | CSSC      | Res.      | PLLI2S<br>RDYC      | PLL<br>RDYC      | HSE<br>RDYC      | HSI<br>RDYC      | LSE<br>RDYC      | LSI<br>RDYC      |
|            |            |                       |                    |                    |                    |                   |                   | w         |           | w                   | W                | W                | W                | w                | w                |
|            |            |                       |                    |                    |                    |                   |                   |           |           |                     |                  |                  |                  |                  |                  |
| 15         | 14         | 13                    | 12                 | 11                 | 10                 | 9                 | 8                 | 7         | 6         | 5                   | 4                | 3                | 2                | 1                | 0                |
| 15<br>Res. | 14<br>Res. | 13<br>PLLI2S<br>RDYIE | 12<br>PLL<br>RDYIE | 11<br>HSE<br>RDYIE | 10<br>HSI<br>RDYIE | 9<br>LSE<br>RDYIE | 8<br>LSI<br>RDYIE | 7<br>CSSF | 6<br>Res. | 5<br>PLLI2S<br>RDYF | 4<br>PLL<br>RDYF | 3<br>HSE<br>RDYF | 2<br>HSI<br>RDYF | 1<br>LSE<br>RDYF | 0<br>LSI<br>RDYF |

Bits 31:24 Reserved, must be kept at reset value.

Bit 23 CSSC: Clock security system interrupt clear

This bit is set by software to clear the CSSF flag.

0: No effect

1: Clear CSSF flag

Bit 22 Reserved, must be kept at reset value.

Bit 21 PLLI2SRDYC: PLLI2S ready interrupt clear

This bit is set by software to clear the PLLI2SRDYF flag.

0: No effect

1: PLLI2SRDYF cleared

Bit 20 PLLRDYC: Main PLL(PLL) ready interrupt clear

This bit is set by software to clear the PLLRDYF flag.

0: No effect

1: PLLRDYF cleared

Bit 19 HSERDYC: HSE ready interrupt clear

This bit is set by software to clear the HSERDYF flag.

0: No effect

1: HSERDYF cleared

Bit 18 HSIRDYC: HSI ready interrupt clear

This bit is set software to clear the HSIRDYF flag.

0: No effect

1: HSIRDYF cleared

Bit 17 LSERDYC: LSE ready interrupt clear

This bit is set by software to clear the LSERDYF flag.

0: No effect

1: LSERDYF cleared

Bit 16 LSIRDYC: LSI ready interrupt clear

This bit is set by software to clear the LSIRDYF flag.

0: No effect

1: LSIRDYF cleared



# Bits 15:14 Reserved, must be kept at reset value.

# Bit 13 PLLI2SRDYIE: PLLI2S ready interrupt enable

Set and cleared by software to enable/disable interrupt caused by PLLI2S lock.

0: PLLI2S lock interrupt disabled

1: PLLI2S lock interrupt enabled

# Bit 12 PLLRDYIE: Main PLL (PLL) ready interrupt enable

Set and cleared by software to enable/disable interrupt caused by PLL lock.

0: PLL lock interrupt disabled

1: PLL lock interrupt enabled

# Bit 11 HSERDYIE: HSE ready interrupt enable

Set and cleared by software to enable/disable interrupt caused by the HSE oscillator stabilization.

0: HSE ready interrupt disabled

1: HSE ready interrupt enabled

## Bit 10 HSIRDYIE: HSI ready interrupt enable

Set and cleared by software to enable/disable interrupt caused by the HSI oscillator stabilization.

0: HSI ready interrupt disabled

1: HSI ready interrupt enabled

## Bit 9 LSERDYIE: LSE ready interrupt enable

Set and cleared by software to enable/disable interrupt caused by the LSE oscillator stabilization.

0: LSE ready interrupt disabled

1: LSE ready interrupt enabled

# Bit 8 LSIRDYIE: LSI ready interrupt enable

Set and cleared by software to enable/disable interrupt caused by LSI oscillator stabilization.

0: LSI ready interrupt disabled

1: LSI ready interrupt enabled

# Bit 7 CSSF: Clock security system interrupt flag

Set by hardware when a failure is detected in the HSE oscillator.

Cleared by software setting the CSSC bit.

0: No clock security interrupt caused by HSE clock failure

1: Clock security interrupt caused by HSE clock failure

Bit 6 Reserved, must be kept at reset value.

#### Bit 5 PLLI2SRDYF: PLLI2S ready interrupt flag

Set by hardware when the PLLI2S locks and PLLI2SRDYDIE is set.

Cleared by software setting the PLLRI2SDYC bit.

0: No clock ready interrupt caused by PLLI2S lock

1: Clock ready interrupt caused by PLLI2S lock

# Bit 4 PLLRDYF: Main PLL (PLL) ready interrupt flag

Set by hardware when PLL locks and PLLRDYDIE is set.

Cleared by software setting the PLLRDYC bit.

0: No clock ready interrupt caused by PLL lock

1: Clock ready interrupt caused by PLL lock



RM0402 Rev 6 129/1163

# Bit 3 HSERDYF: HSE ready interrupt flag

Set by hardware when External High Speed clock becomes stable and HSERDYDIE is set. Cleared by software setting the HSERDYC bit.

0: No clock ready interrupt caused by the HSE oscillator

1: Clock ready interrupt caused by the HSE oscillator

#### Bit 2 HSIRDYF: HSI ready interrupt flag

Set by hardware when the Internal High Speed clock becomes stable and HSIRDYDIE is set

Cleared by software setting the HSIRDYC bit.

0: No clock ready interrupt caused by the HSI oscillator

1: Clock ready interrupt caused by the HSI oscillator

# Bit 1 LSERDYF: LSE ready interrupt flag

Set by hardware when the External Low Speed clock becomes stable and LSERDYDIE is set

Cleared by software setting the LSERDYC bit.

0: No clock ready interrupt caused by the LSE oscillator

1: Clock ready interrupt caused by the LSE oscillator

# Bit 0 LSIRDYF: LSI ready interrupt flag

Set by hardware when the internal low speed clock becomes stable and LSIRDYDIE is set. Cleared by software setting the LSIRDYC bit.

0: No clock ready interrupt caused by the LSI oscillator

1: Clock ready interrupt caused by the LSI oscillator

# 6.3.5 RCC AHB1 peripheral reset register (RCC\_AHB1RSTR)

Address offset: 0x10

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31   | 30   | 29   | 28     | 27   | 26   | 25   | 24   | 23           | 22           | 21          | 20           | 19   | 18   | 17           | 16           |
|------|------|------|--------|------|------|------|------|--------------|--------------|-------------|--------------|------|------|--------------|--------------|
| Res. | Res. | Res. | Res.   | Res. | Res. | Res. | Res. | Res.         | DMA2<br>RST  | DMA1<br>RST | Res.         | Res. | Res. | Res.         | Res.         |
|      |      |      |        |      |      |      |      |              | rw           | rw          |              |      |      |              |              |
| 15   | 14   | 13   | 12     | 11   | 10   | 0    | 0    | 7            | 6            | 5           | 1            | 3    | 2    | 1            | 0            |
|      | 17   | 13   | 12     | - 11 | 10   | 9    | 8    | 1            | О            | 5           | 4            | 3    | 2    |              | U            |
| Res. | Res. |      | CRCRST |      | Res. | Res. | Res. | GPIOH<br>RST | GPIOG<br>RST |             | GPIOE<br>RST |      |      | GPIOB<br>RST | GPIOA<br>RST |

Bits 31:23 Reserved, must be kept at reset value.

## Bit 22 DMA2RST: DMA2 reset

Set and cleared by software.

0: does not reset DMA2

1: resets DMA2

# Bit 21 DMA1RST: DMA1 reset

Set and cleared by software.

0: does not reset DMA1

1: resets DMA1

Bits 20:13 Reserved, must be kept at reset value.

#### Bit 12 CRCRST: CRC reset

Set and cleared by software.

0: does not reset CRC

1: resets CRC

#### Bits 11:8 Reserved, must be kept at reset value.

#### Bit 7 GPIOHRST: IO port H reset

Set and cleared by software.

0: does not reset IO port H

1: resets IO port H

# Bit 6 GPIOGRST: IO port G reset

Set and cleared by software.

0: does not reset IO port G

1: resets IO port G

## Bit 5 GPIOFRST: IO port F reset

Set and cleared by software.

0: does not reset IO port F

1: resets IO port F

# Bit 4 GPIOERST: IO port E reset

Set and cleared by software.

0: does not reset IO port E

1: resets IO port E

# Bit 3 GPIODRST: IO port D reset

Set and cleared by software.

0: does not reset IO port D

1: resets IO port D

# Bit 2 GPIOCRST: IO port C reset

Set and cleared by software.

0: does not reset IO port C

1: resets IO port C

# Bit 1 GPIOBRST: IO port B reset

Set and cleared by software.

0: does not reset IO port B

1:resets IO port B

# Bit 0 GPIOARST: IO port A reset

Set and cleared by software.

0: does not reset IO port A

1: resets IO port A



RM0402 Rev 6 131/1163

# 6.3.6 RCC AHB2 peripheral reset register (RCC\_AHB2RSTR)

Address offset: 0x14

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23           | 22         | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|--------------|------------|------|------|------|------|------|------|
| Res.         | Res.       | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |              |            |      |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7            | 6          | 5    | 4    | 3    | 2    | 1    | 0    |
| Res. | OTGFS<br>RST | RNG<br>RST | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      | rw           | rw         |      |      |      |      |      |      |

Bits 31:8 Reserved, must be kept at reset value.

Bit 7 OTGFSRST: USB OTG FS module reset

Set and cleared by software.

0: does not reset the USB OTG FS module

1: resets the USB OTG FS module

Bit 6 **RNGSRST:** RNG module reset
Set and cleared by software.
0: does not reset RNG module

1: resets RNG module

Bits 5:0 Reserved, must be kept at reset value.

# 6.3.7 RCC AHB3 peripheral reset register (RCC\_AHB3RSTR)

Address offset: 0x18

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17      | 16          |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|---------|-------------|
| Res.    | Res.        |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |         |             |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1       | 0           |
| Res. | QSPIRST | FSMC<br>RST |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      | rw      | rw          |

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 QSPIRST: QUADSPI module reset

Set and cleared by software.

0: does not reset QUADSPI module

1: resets QUADSPI module

Bit 0 FSMCRST: Flexible memory controller module reset

Set and cleared by software.

0: does not reset the FSMC module

1: resets the FSMC module

# 6.3.8 RCC APB1 peripheral reset register for (RCC\_APB1RSTR)

Address offset: 0x20

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31          | 30          | 29   | 28         | 27          | 26          | 25          | 24             | 23           | 22           | 21          | 20          | 19          | 18            | 17            | 16          |
|-------------|-------------|------|------------|-------------|-------------|-------------|----------------|--------------|--------------|-------------|-------------|-------------|---------------|---------------|-------------|
| Res.        | Res.        | Res. | PWR<br>RST | Res.        | CAN2<br>RST | CAN1<br>RST | I2CFMP1<br>RST | I2C3<br>RST  | I2C2<br>RST  | I2C1<br>RST | Res.        | Res.        | USART3<br>RST | USART2<br>RST | Res.        |
|             |             |      | rw         |             | rw          | rw          | rw             | rw           | rw           | rw          |             |             | rw            | rw            |             |
| 15          | 14          | 13   | 12         | 11          | 10          | 9           | 8              | 7            | 6            | 5           | 4           | 3           | 2             | 1             | 0           |
| SPI3<br>RST | SPI2<br>RST | Res. | Res.       | WWDG<br>RST | Res.        | Res.        | TIM14<br>RST   | TIM13<br>RST | TIM12<br>RST | TIM7<br>RST | TIM6<br>RST | TIM5<br>RST | TIM4<br>RST   | TIM3<br>RST   | TIM2<br>RST |
| rw          | rw          |      |            | rw          |             |             | rw             | rw           | rw           | rw          | rw          | rw          | rw            | rw            | rw          |

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 PWRRST: Power interface reset

Set and reset by software.

0: does not reset the power interface

1: resets the power interface

Bit 27 Reserved, must be kept at reset value.

4

RM0402 Rev 6 133/1163

#### Bit 26 CAN2RST: CAN2 reset

Set and cleared by software.

0: does not reset CAN2

1: resets CAN2

#### Bit 25 CAN1RST: CAN1 reset

Set and cleared by software.

0: does not reset CAN1

1: resets CAN1

## Bit 24 I2CFMP1RST: I2CFMP1 reset

Set and cleared by software.

0: does not reset I2CFMP1

1: resets I2CFMP1

# Bit 23 I2C3RST: I2C3 reset

Set and reset by software.

0: does not reset I2C3

1: resets I2C3

# Bit 22 I2C2RST: I2C2 reset

Set and cleared by software.

0: does not reset I2C2

1: resets I2C2

# Bit 21 I2C1RST: I2C1 reset

Set and reset by software.

0: does not reset I2C1

1: resets I2C1

# Bits 20:19 Reserved, must be kept at reset value.

# Bit 18 USART3RST: USART3 reset

Set and cleared by software.

0: does not reset USART3

1: resets USART3

# Bit 17 USART2RST: USART2 reset

Set and cleared by software.

0: does not reset USART2

1: resets USART2

# Bit 16 Reserved, must be kept at reset value.

# Bit 15 SPI3RST: SPI3 reset

Set and cleared by software.

0: does not reset SPI3

1: resets SPI3

## Bit 14 SPI2RST: SPI2 reset

Set and cleared by software.

0: does not reset SPI2

1: resets SPI2

Bits 13:12 Reserved, must be kept at reset value.

RM0402 Rev 6 134/1163



# Bit 11 WWDGRST: Window watchdog reset

Set and cleared by software.

0: does not reset the window watchdog

1: resets the window watchdog

## Bits 10:9 Reserved, must be kept at reset value.

#### Bit 8 TIM14RST: TIM14 reset

Set and cleared by software.

0: does not reset TIM14

1: resets TIM14

# Bit 7 TIM13RST: TIM13 reset

Set and cleared by software.

0: does not reset TIM13

1: resets TIM13

#### Bit 6 TIM12RST: TIM12 reset

Set and cleared by software.

0: does not reset TIM12

1: resets TIM12

# Bit 5 TIM7RST: TIM7 reset

Set and cleared by software.

0: does not reset TIM7

1: resets TIM7

# Bit 4 TIM6RST: TIM6 reset

Set and cleared by software.

0: does not reset TIM6

1: resets TIM6

## Bit 3 TIM5RST: TIM5 reset

Set and cleared by software.

0: does not reset TIM5

1: resets TIM5

# Bit 2 TIM4RST: TIM4 reset

Set and cleared by software.

0: does not reset TIM4

1: resets TIM4

# Bit 1 TIM3RST: TIM3 reset

Set and cleared by software.

0: does not reset TIM3

1: resets TIM3

# Bit 0 TIM2RST: TIM2 reset

Set and cleared by software.

0: does not reset TIM2

1: resets TIM2



RM0402 Rev 6 135/1163

# 6.3.9 RCC APB2 peripheral reset register (RCC\_APB2RSTR)

Address offset: 0x24

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31   | 30            | 29          | 28          | 27          | 26   | 25   | 24            | 23   | 22   | 21            | 20            | 19   | 18           | 17           | 16          |
|------|---------------|-------------|-------------|-------------|------|------|---------------|------|------|---------------|---------------|------|--------------|--------------|-------------|
| Res. | Res.          | Res.        | Res.        | Res.        | Res. | Res. | DFSDM1<br>RST | Res. | Res. | Res.          | SPI5<br>RST   | Res. | TIM11<br>RST | TIM10<br>RST | TIM9<br>RST |
|      |               |             |             |             |      |      | rw            |      |      |               | rw            |      | rw           | rw           | rw          |
| 15   | 14            | 13          | 12          | 11          | 10   | 9    | 8             | 7    | 6    | 5             | 4             | Res. | 2            | 1            | 0           |
|      |               |             |             |             |      |      |               |      |      |               |               |      |              |              |             |
| Res. | SYSCFG<br>RST | SPI4<br>RST | SPI1<br>RST | SDIO<br>RST | Res. | Res. | ADC1<br>RST   | Res. | Res. | USART6<br>RST | USART1<br>RST | Res. | Res.         | TIM8<br>RST  | TIM1<br>RST |

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 DFSDM1RST: DFSDM1 reset

Set and cleared by software.

0: does not reset DFSDM1

1: resets DFSDM1

Bits 23:21 Reserved, always read as 0.

Bit 20 SPI5RST: SPI5RST

This bit is set and cleared by software.

0: does not reset SPI5

1: resets SPI5

Bit 19 Reserved, must be kept at reset value.

Bit 18 TIM11RST: TIM11 reset

Set and cleared by software.

0: does not reset TIM11

1: resets TIM11

Bit 17 TIM10RST: TIM10 reset

Set and cleared by software.

0: does not reset TIM10

1: resets TIM10

Bit 16 TIM9RST: TIM9 reset

Set and cleared by software.

0: does not reset TIM9

1: resets TIM9

Bit 15 Reserved, must be kept at reset value.

Bit 14 SYSCFGRST: System configuration controller reset

Set and cleared by software.

0: does not reset the System configuration controller

1: resets the System configuration controller

Bit 13 SPI4RST: SPI4 reset

Set and reset by software.

0: does not reset SPI4

1: resets SPI4



#### Bit 12 SPI1RST: SPI1 reset

Set and cleared by software.

0: does not reset SPI1

1: resets SPI1

#### Bit 11 SDIORST: SDIO reset

Set and cleared by software.

0: does not reset the SDIO module

1: resets the SDIO module

## Bits 10:9 Reserved, must be kept at reset value.

## Bit 8 ADC1RST: ADC interface reset

Set and cleared by software.

0: does not reset the ADC interface

1: resets the ADC interface

# Bits 7:6 Reserved, must be kept at reset value.

## Bit 5 USART6RST: USART6 reset

Set and cleared by software.

0: does not reset USART6

1: resets USART6

# Bit 4 USART1RST: USART1 reset

Set and cleared by software.

0: does not reset USART1

1: resets USART1

# Bits 3:2 Reserved, must be kept at reset value.

# Bit 1 TIM8RST: TIM8 reset

Set and cleared by software.

0: does not reset TIM8

1: resets TIM8

# Bit 0 TIM1RST: TIM1 reset

Set and cleared by software.

0: does not reset TIM1

1: resets TIM1



RM0402 Rev 6 137/1163

# 6.3.10 RCC AHB1 peripheral clock enable register (RCC\_AHB1ENR)

Address offset: 0x30

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31   | 30   | 29   | 28    | 27   | 26   | 25   | 24   | 23          | 22          | 21          | 20          | 19          | 18          | 17          | 16          |
|------|------|------|-------|------|------|------|------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Res. | Res. | Res. | Res.  | Res. | Res. | Res. | Res. | Res.        | DMA2EN      | DMA1EN      | Res.        | Res.        | Res.        | Res.        | Res.        |
|      |      |      |       |      |      |      |      |             | rw          | rw          |             |             |             |             |             |
| 15   | 14   | 13   | 12    | 11   | 10   | 9    | 8    | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
| Res. | Res. | Res. | CRCEN | Res. | Res. | Res. | Res. | GPIOH<br>EN | GPIOG<br>EN | GPIOF<br>EN | GPIOE<br>EN | GPIOD<br>EN | GPIOC<br>EN | GPIOB<br>EN | GPIOA<br>EN |
|      |      |      | rw    |      |      |      |      | rw          |

Bits 31:23 Reserved, must be kept at reset value.

Bit 22 DMA2EN: DMA2 clock enable

Set and cleared by software.

0: DMA2 clock disabled

1: DMA2 clock enabled

Bit 21 **DMA1EN:** DMA1 clock enable

Set and cleared by software.

0: DMA1 clock disabled

1: DMA1 clock enabled

Bits 20:13 Reserved, must be kept at reset value.

Bit 12 CRCEN: CRC clock enable

Set and cleared by software.

0: CRC clock disabled

1: CRC clock enabled

Bits 11:8 Reserved, must be kept at reset value.

Bit 7 **GPIOHEN**: IO port H clock enable

Set and reset by software.

0: IO port H clock disabled

1: IO port H clock enabled

Bit 6 GPIOGEN: IO port G clock enable

Set and cleared by software.

0: IO port G clock disabled

1: IO port G clock enabled

Bit 5 GPIOFEN: IO port F clock enable

Set and cleared by software.

0: IO port F clock disabled

1: IO port F clock enabled

Bit 4 **GPIOEEN:** IO port E clock enable

Set and cleared by software.

0: IO port E clock disabled

1: IO port E clock enabled

Bit 3 GPIODEN: IO port D clock enable

Set and cleared by software.

0: IO port D clock disabled

1: IO port D clock enabled

Bit 2 **GPIOCEN:** IO port C clock enable

Set and cleared by software.

0: IO port C clock disabled

1: IO port C clock enabled

Bit 1 **GPIOBEN:** IO port B clock enable

Set and cleared by software.

0: IO port B clock disabled

1: IO port B clock enabled

Bit 0 GPIOAEN: IO port A clock enable

Set and cleared by software.

0: IO port A clock disabled

1: IO port A clock enabled



RM0402 Rev 6 139/1163

# 6.3.11 RCC AHB2 peripheral clock enable register (RCC\_AHB2ENR)

Address offset: 0x34

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23          | 22        | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|-------------|-----------|------|------|------|------|------|------|
| Res.        | Res.      | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      |             |           |      |      |      |      |      |      |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7           | 6         | 5    | 4    | 3    | 2    | 1    | 0    |
| Res. | OTGFS<br>EN | RNG<br>EN | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      | rw          | rw        |      |      |      |      |      |      |

Bits 31:8 Reserved, must be kept at reset value.

Bit 7 OTGFSEN: USB OTG FS clock enable

Set and cleared by software.
0: USB OTG FS clock disabled
1: USB OTG FS clock enabled

Bit 6 RNGEN: RNG clock enable

Set and cleared by software.

0: RNG clock disabled 1: RNG clock enabled

Bits 5:0 Reserved, always read as 0.

141/1163

# 6.3.12 RCC AHB3 peripheral clock enable register (RCC\_AHB3ENR)

Address offset: 0x38

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17         | 16         |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------------|------------|
| Res.       | Res.       |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |            |            |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1          | 0          |
| Res. | QSPI<br>EN | FSMC<br>EN |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      | rw         | rw         |

Bits 31:2 Reserved, must be kept at reset value.

Bit 1 QSPIEN: QUADSPI memory controller module clock enable

Set and cleared by software.
0: QUADSPI clock disabled
1: QUADSPI clock enabled

Bit 0 **FSMCEN**: Flexible memory controller module clock enable

Set and cleared by software.
0: FSMC module clock disabled
1: FSMC module clock enabled

# 6.3.13 RCC APB1 peripheral clock enable register (RCC\_APB1ENR)

Address offset: 0x40

Reset value: 0x0000 0400

Access: no wait state, word, half-word and byte access.

| 31         | 30         | 29   | 28        | 27         | 26         | 25         | 24            | 23          | 22          | 21         | 20         | 19         | 18           | 17           | 16         |
|------------|------------|------|-----------|------------|------------|------------|---------------|-------------|-------------|------------|------------|------------|--------------|--------------|------------|
| Res.       | Res.       | Res. | PWR<br>EN | Res.       | CAN2<br>EN | CAN1<br>EN | I2CFMP1<br>EN | I2C3<br>EN  | I2C2<br>EN  | I2C1<br>EN | Res.       | Res.       | USART3<br>EN | USART2<br>EN | Res.       |
|            |            |      | rw        |            | rw         | rw         | rw            | rw          | rw          | rw         |            |            | rw           | rw           |            |
| 15         | 14         | 13   | 12        | 11         | 10         | 9          | 8             | 7           | 6           | 5          | 4          | 3          | 2            | 1            | 0          |
| SPI3<br>EN | SPI2<br>EN | Res. | Res.      | WWDG<br>EN | RTCAPB     | Res.       | TIM14<br>EN   | TIM13<br>EN | TIM12<br>EN | TIM7<br>EN | TIM6<br>EN | TIM5<br>EN | TIM4<br>EN   | TIM3<br>EN   | TIM2<br>EN |
| rw         | rw         |      |           | rw         | rw         |            | rw            | rw          | rw          | rw         | rw         | rw         | rw           | rw           | rw         |

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 PWREN: Power interface clock enable

Set and cleared by software.

0: Power interface clock disabled

1: Power interface clock enable

Bit 27 Reserved, must be kept at reset value.

RM0402 Rev 6

#### Bit 26 CAN2EN: CAN 2 clock enable

This bit is set and cleared by software.

0: CAN 2 clock disabled

1: CAN 2 clock enabled

#### Bit 25 CAN1EN: CAN 1 clock enable

This bit is set and cleared by software.

0: CAN 1 clock disabled

1: CAN 1 clock enabled

## Bit 24 I2CFMP1EN: I2CFMP1 clock enable

This bit is set and cleared by software.

0: I2CFMP1 clock disabled

1: I2CFMP1 clock enabled

## Bit 23 I2C3EN: I2C3 clock enable

Set and cleared by software.

0: I2C3 clock disabled

1: I2C3 clock enabled

## Bit 22 I2C2EN: I2C2 clock enable

Set and cleared by software.

0: I2C2 clock disabled

1: I2C2 clock enabled

# Bit 21 I2C1EN: I2C1 clock enable

Set and cleared by software.

0: I2C1 clock disabled

1: I2C1 clock enabled

# Bits 20:17 Reserved, must be kept at reset value.

# Bit 18 USART3EN: USART3 clock enable

Set and cleared by software.

0: USART3 clock disabled

1: USART3 clock enabled

# Bit 17 USART2EN: USART2 clock enable

Set and cleared by software.

0: USART2 clock disabled

1: USART2 clock enabled

# Bit 16 Reserved, must be kept at reset value.

# Bit 15 SPI3EN: SPI3 clock enable

Set and cleared by software.

0: SPI3 clock disabled

1: SPI3 clock enabled

## Bit 14 SPI2EN: SPI2 clock enable

Set and cleared by software.

0: SPI2 clock disabled

1: SPI2 clock enabled

Bits 13:12 Reserved, must be kept at reset value.



# Bit 11 WWDGEN: Window watchdog clock enable

Set and cleared by software.

0: Window watchdog clock disabled

1: Window watchdog clock enabled

#### Bit 10 RTC APB: clock enable

Set and cleared by software.

0: RTC APB clock disabled

1: RTC APB clock enabled (default value).

#### Bit 9 Reserved, must be kept at reset value.

## Bit 8 TIM14EN: TIM14 reset

Set and cleared by software.

0: does not reset TIM14

1: resets TIM14

#### Bit 7 TIM13EN: TIM13 reset

Set and cleared by software.

0: does not reset TIM13

1: resets TIM13

## Bit 6 TIM12EN: TIM12 reset

Set and cleared by software.

0: does not reset TIM12

1: resets TIM12

# Bit 5 TIM7EN: TIM7 reset

Set and cleared by software.

0: does not reset TIM7

1: resets TIM7

## Bit 4 TIM6EN: TIM6 reset

Set and cleared by software.

0: does not reset TIM6

1: resets TIM6

# Bit 3 TIM5EN: TIM5 clock enable

Set and cleared by software.

0: TIM5 clock disabled

1: TIM5 clock enabled

# Bit 2 TIM4EN: TIM4 clock enable

Set and cleared by software.

0: TIM4 clock disabled

1: TIM4 clock enabled

# Bit 1 TIM3EN: TIM3 clock enable

Set and cleared by software.

0: TIM3 clock disabled

1: TIM3 clock enabled

#### Bit 0 TIM2EN: TIM2 clock enable

Set and cleared by software.

0: TIM2 clock disabled

1: TIM2 clock enabled



RM0402 Rev 6 143/1163

# 6.3.14 RCC APB2 peripheral clock enable register (RCC\_APB2ENR)

Address offset: 0x44

Reset value: 0x0000 8000

Access: no wait state, word, half-word and byte access.

| 3 | 31  | 30            | 29     | 28         | 27         | 26   | 25   | 24           | 23   | 22   | 21   | 20           | 19   | 18          | 17          | 16         |
|---|-----|---------------|--------|------------|------------|------|------|--------------|------|------|------|--------------|------|-------------|-------------|------------|
| R | es. | Res.          | Res.   | Res.       | Res.       | Res. | Res. | DFSDM1<br>EN | Res. | Res. | Res. | SPI5EN       | Res. | TIM11<br>EN | TIM10<br>EN | TIM9<br>EN |
|   |     |               |        |            |            |      |      | rw           |      |      |      | rw           |      | rw          | rw          | rw         |
| 1 | 15  | 14            | 13     | 12         | 11         | 10   | 9    | 8            | 7    | 6    | 5    | 4            | 3    | 2           | 1           | 0          |
|   |     |               |        |            |            |      | -    |              | -    | -    | -    |              | -    |             |             |            |
| R | es. | SYSCF<br>G EN | SPI4EN | SPI1<br>EN | SDIO<br>EN | Res. | Res. | ADC1<br>EN   | Res. | Res. |      | USART1<br>EN |      | Res.        | TIM8<br>EN  | TIM1<br>EN |

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 DFSDM1EN: DFSDM1 clock enable

Set and cleared by software 0: DFSDM1 clock disabled

1: DFSDM1 clock enabled

Bits 23:21 Reserved, must be kept at reset value.

Bit 20 SPI5EN:SPI5 clock enable

Set and cleared by software

0: SPI5 clock disabled

1: SPI5 clock enabled

Bit 19 Reserved, must be kept at reset value.

Bit 18 **TIM11EN:** TIM11 clock enable

Set and cleared by software.

0: TIM11 clock disabled

1: TIM11 clock enabled

Bit 17 TIM10EN: TIM10 clock enable

Set and cleared by software.

0: TIM10 clock disabled

1: TIM10 clock enabled

Bit 16 TIM9EN: TIM9 clock enable

Set and cleared by software.

0: TIM9 clock disabled

1: TIM9 clock enabled

Bit 15 Reserved, must be kept at reset value.

Bit 14 SYSCFGEN: System configuration controller clock enable

Set and cleared by software.

0: System configuration controller clock disabled

1: System configuration controller clock enabled

Bit 13 SPI4EN: SPI4 clock enable

Set and reset by software.

0: SPI4 clock disabled

1: SPI4 clock enable

Bit 12 SPI1EN: SPI1 clock enable

Set and cleared by software.

0: SPI1 clock disabled

1: SPI1 clock enabled

Bit 11 SDIOEN: SDIO clock enable

Set and cleared by software.

0: SDIO module clock disabled

1: SDIO module clock enabled

Bit 8 ADC1EN: ADC1 clock enable

Set and cleared by software.

0: ADC1 clock disabled

1: ADC1 clock disabled

Bits 7:6 Reserved, must be kept at reset value.

Bit 5 USART6EN: USART6 clock enable

Set and cleared by software.

0: USART6 clock disabled

1: USART6 clock enabled

Bit 4 USART1EN: USART1 clock enable

Set and cleared by software.

0: USART1 clock disabled

1: USART1 clock enabled

Bits 3:2 Reserved, must be kept at reset value.

Bit 1 TIM8EN: TIM8 clock enable

Set and cleared by software.

0: TIM8 clock disabled

1: TIM8 clock enabled

Bit 0 TIM1EN: TIM1 clock enable

Set and cleared by software.

0: TIM1 clock disabled

1: TIM1 clock enabled



RM0402 Rev 6 145/1163

# 6.3.15 RCC AHB1 peripheral clock enable in low power mode register (RCC\_AHB1LPENR)

Address offset: 0x50

Reset value: 0x0061 90FF

Access: no wait state, word, half-word and byte access.

| 31            | 30   | 29   | 28          | 27   | 26   | 25   | 24   | 23            | 22            | 21            | 20            | 19            | 18            | 17            | 16            |
|---------------|------|------|-------------|------|------|------|------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|---------------|
| Res.          | Res. | Res. | Res.        | Res. | Res. | Res. | Res. | Res.          | DMA2<br>LPEN  | DMA1<br>LPEN  | Res.          | Res.          | Res.          | Res.          | SRAM1<br>LPEN |
|               |      |      |             |      |      |      |      |               | rw            | rw            |               |               |               |               | rw            |
| 15            | 14   | 13   | 12          | 11   | 10   | 9    | 8    | 7             | 6             | 5             | 4             | 3             | 2             | 1             | 0             |
|               |      |      |             |      |      |      |      |               |               |               |               |               |               |               |               |
| FLITF<br>LPEN |      | Res. | CRC<br>LPEN | Res. | Res. | Res. | Res. | GPIOH<br>LPEN | GPIOG<br>LPEN | GPIOF<br>LPEN | GPIOE<br>LPEN | GPIOD<br>LPEN | GPIOC<br>LPEN | GPIOB<br>LPEN | GPIOA<br>LPEN |

Bits 31:23 Reserved, must be kept at reset value.

Bit 22 DMA2LPEN: DMA2 clock enable during Sleep mode

Set and cleared by software.

0: DMA2 clock disabled during Sleep mode

1: DMA2 clock enabled during Sleep mode

Bit 21 DMA1LPEN: DMA1 clock enable during Sleep mode

Set and cleared by software.

0: DMA1 clock disabled during Sleep mode

1: DMA1 clock enabled during Sleep mode

Bits 20:17 Reserved, must be kept at reset value.

Bit 16 **SRAM1LPEN:** SRAM1interface clock enable during Sleep mode

Set and cleared by software.

0: SRAM1 interface clock disabled during Sleep mode

1: SRAM1 interface clock enabled during Sleep mode

Bit 15 FLITFLPEN: Flash interface clock enable during Sleep mode

Set and cleared by software.

0: Flash interface clock disabled during Sleep mode

1: Flash interface clock enabled during Sleep mode

Bits 14:13 Reserved, must be kept at reset value.

Bit 12 CRCLPEN: CRC clock enable during Sleep mode

Set and cleared by software.

0: CRC clock disabled during Sleep mode

1: CRC clock enabled during Sleep mode

Bits 11:8 Reserved, must be kept at reset value.

Bit 7 GPIOHLPEN: IO port H clock enable during sleep mode

Set and reset by software.

0: IO port H clock disabled during sleep mode

1: IO port H clock enabled during sleep mode

- Bit 6 **GPIOGLPEN:** IO port G clock enable during Sleep mode Set and cleared by software.
  - 0: IO port G clock disabled during Sleep mode
  - 1: IO port G clock enabled during Sleep mode
- Bit 5 **GPIOFLPEN:** IO port F clock enable during Sleep mode Set and cleared by software.
  - 0: IO port F clock disabled during Sleep mode
  - 1: IO port F clock enabled during Sleep mode
- Bit 4 **GPIOELPEN:** IO port E clock enable during Sleep mode Set and cleared by software.
  - 0: IO port E clock disabled during Sleep mode
  - 1: IO port E clock enabled during Sleep mode
- Bit 3 **GPIODLPEN:** IO port D clock enable during Sleep mode Set and cleared by software.
  - 0: IO port D clock disabled during Sleep mode
  - 1: IO port D clock enabled during Sleep mode
- Bit 2 **GPIOCLPEN:** IO port C clock enable during Sleep mode Set and cleared by software.
  - 0: IO port C clock disabled during Sleep mode
  - 1: IO port C clock enabled during Sleep mode
- Bit 1 **GPIOBLPEN:** IO port B clock enable during Sleep mode Set and cleared by software.
  - 0: IO port B clock disabled during Sleep mode
  - 1: IO port B clock enabled during Sleep mode
- Bit 0 **GPIOALPEN:** IO port A clock enable during sleep mode Set and cleared by software.
  - 0: IO port A clock disabled during Sleep mode
  - 1: IO port A clock enabled during Sleep mode



RM0402 Rev 6 147/1163

#### 6.3.16 RCC AHB2 peripheral clock enable in low power mode register (RCC\_AHB2LPENR)

Address offset: 0x54

Reset value: 0x0000 00C0

Access: no wait state, word, half-word and byte access.

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23            | 22          | 21   | 20   | 19   | 18   | 17   | 16   |
|------|------|------|------|------|------|------|------|---------------|-------------|------|------|------|------|------|------|
| Res.          | Res.        | Res. | Res. | Res. | Res. | Res. | Res. |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7             | 6           | 5    | 4    | 3    | 2    | 1    | 0    |
| Res. | OTGFS<br>LPEN | RNG<br>LPEN | Res. | Res. | Res. | Res. | Res. | Res. |
|      |      |      |      |      |      |      |      | rw            | rw          |      |      |      |      |      |      |

Bits 31:8 Reserved, must be kept at reset value.

Bit 7 OTGFSLPEN: USB OTG FS clock enable during Sleep mode

Set and cleared by software.

0: USB OTG FS clock disabled during Sleep mode 1: USB OTG FS clock enabled during Sleep mode

Bit 6 RNGLPEN: RNG clock enable during Sleep mode

Set and cleared by software.

0: RNG clock disabled during Sleep mode 1: RNG clock enabled during Sleep mode

Bits 5:0 Reserved, must be kept at reset value.

#### 6.3.17 RCC AHB3 peripheral clock enable in low power mode register (RCC\_AHB3LPENR)

Address offset: 0x58

Reset value: 0x0000 0003

Access: no wait state, word, half-word and byte access.

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23   | 22   | 21   | 20   | 19   | 18   | 17           | 16           |
|------|------|------|------|------|------|------|------|------|------|------|------|------|------|--------------|--------------|
| Res.         | Res.         |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      |              |              |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1            | 0            |
| Res. | QSPI<br>LPEN | FSMC<br>LPEN |
|      |      |      |      |      |      |      |      |      |      |      |      |      |      | rw           | rw           |



- Bits 31:2 Reserved, must be kept at reset value.
  - Bit 1 **QSPILPEN:** QUADSPI memory controller module clock enable during Sleep mode Set and cleared by software.
    - 0: QUADSPI module clock disabled during Sleep mode
    - 1: QUADSPI module clock enabled during Sleep mode
  - Bit 0 **FSMCLPEN**: Flexible memory controller module clock enable during Sleep mode Set and cleared by software.
    - 0: FSMC clock disabled during Sleep mode
    - 1: FSMC clock enabled during Sleep mode



RM0402 Rev 6 149/1163

# 6.3.18 RCC APB1 peripheral clock enable in low power mode register (RCC\_APB1LPENR)

Address offset: 0x60

Reset value: 0x17E6 CDFF

Access: no wait state, word, half-word and byte access.

| 31                 | 30                 | 29         | 28          | 27   | 26                   | 25           | 24                 | 23                 | 22                 | 21                | 20                | 19                | 18                | 17                | 16                |
|--------------------|--------------------|------------|-------------|------|----------------------|--------------|--------------------|--------------------|--------------------|-------------------|-------------------|-------------------|-------------------|-------------------|-------------------|
| Res.               | Res.               | Res.       | PWR<br>LPEN | Res. | CAN2<br>LPEN         | CAN1<br>LPEN | I2CFMP1<br>LPEN    | I2C3<br>LPEN       | I2C2<br>LPEN       | I2C1<br>LPEN      | Res.              | Res.              | USART3<br>LPEN    | USART2<br>LPEN    | Res.              |
|                    |                    |            | rw          |      | rw                   | rw           | rw                 | rw                 | rw                 | rw                |                   |                   | rw                | rw                |                   |
|                    |                    |            |             |      |                      |              |                    |                    |                    |                   |                   |                   |                   |                   |                   |
| 15                 | 14                 | 13         | 12          | 11   | 10                   | 9            | 8                  | 7                  | 6                  | 5                 | 4                 | 3                 | 2                 | 1                 | 0                 |
| 15<br>SPI3<br>LPEN | 14<br>SPI2<br>LPEN | 13<br>Res. | 12<br>Res.  |      | 10<br>RTCAPB<br>LPEN |              | 8<br>TIM14<br>LPEN | 7<br>TIM13<br>LPEN | 6<br>TIM12<br>LPEN | 5<br>TIM7<br>LPEN | 4<br>TIM6<br>LPEN | 3<br>TIM5<br>LPEN | 2<br>TIM4<br>LPEN | 1<br>TIM3<br>LPEN | 0<br>TIM2<br>LPEN |

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 PWRLPEN: Power interface clock enable during Sleep mode

Set and cleared by software.

0: Power interface clock disabled during Sleep mode

1: Power interface clock enabled during Sleep mode

Bit 27 Reserved, must be kept at reset value.

Bit 26 CAN2LPEN: CAN2 clock enable during Sleep mode

Set and cleared by software.

0: CAN2 clock disabled during Sleep mode

1: CAN2 clock enabled during Sleep mode

Bit 25 CAN1LPEN: CAN1 clock enable during Sleep mode

Set and cleared by software.

0: CAN1 clock disabled during Sleep mode

1: CAN1 clock enabled during Sleep mode

Bit 24 I2CFMP1LPEN: I2CFMP1 clock enable during Sleep mode

Set and cleared by software.

0: I2CFMP1 clock disabled during Sleep mode

1: I2CFMP1 clock enabled during Sleep mode

Bit 23 I2C3LPEN: I2C3 clock enable during Sleep mode

Set and cleared by software.

0: I2C3 clock disabled during Sleep mode

1: I2C3 clock enabled during Sleep mode

Bit 22 I2C2LPEN: I2C2 clock enable during Sleep mode

Set and cleared by software.

0: I2C2 clock disabled during Sleep mode

1: I2C2 clock enabled during Sleep mode

Bit 21 I2C1LPEN: I2C1 clock enable during Sleep mode

Set and cleared by software.

0: I2C1 clock disabled during Sleep mode

1: I2C1 clock enabled during Sleep mode

Bits 20:19 Reserved, must be kept at reset value.



#### Bit 18 USART3LPEN: USART3 clock enable during Sleep mode

Set and cleared by software.

0: USART3 clock disabled during Sleep mode

1: USART3 clock enabled during Sleep mode

#### Bit 17 USART2LPEN: USART2 clock enable during Sleep mode

Set and cleared by software.

0: USART2 clock disabled during Sleep mode

1: USART2 clock enabled during Sleep mode

Bit 16 Reserved, must be kept at reset value.

## Bit 15 SPI3LPEN: SPI3 clock enable during Sleep mode

Set and cleared by software.

0: SPI3 clock disabled during Sleep mode

1: SPI3 clock enabled during Sleep mode

# Bit 14 SPI2LPEN: SPI2 clock enable during Sleep mode

Set and cleared by software.

0: SPI2 clock disabled during Sleep mode

1: SPI2 clock enabled during Sleep mode

#### Bits 13:12 Reserved, must be kept at reset value.

#### Bit 11 WWDGLPEN: Window watchdog clock enable during Sleep mode

Set and cleared by software.

0: Window watchdog clock disabled during sleep mode

1: Window watchdog clock enabled during sleep mode

## Bit 10 RTCAPBEN: RTC APB clock enable during Sleep mode

Set and cleared by software.

0: RTC APB clock disabled during sleep mode

1: RTC APB watchdog clock enabled during sleep mode

Bit 9 Reserved, must be kept at reset value.

#### Bit 8 TIM14LPEN: TIM14 clock enable during Sleep mode

Set and cleared by software.

0: TIM14 clock disabled during Sleep mode

1: TIM14 clock enabled during Sleep mode

# Bit 7 TIM13LPEN: TIM13 clock enable during Sleep mode

Set and cleared by software.

0: TIM13 clock disabled during Sleep mode

1: TIM13 clock enabled during Sleep mode

# Bit 6 TIM12LPEN: TIM12 clock enable during Sleep mode

Set and cleared by software.

0: TIM12 clock disabled during Sleep mode

1: TIM12 clock enabled during Sleep mode

# Bit 5 TIM7LPEN: TIM7 clock enable during Sleep mode

Set and cleared by software.

0: TIM7 clock disabled during Sleep mode

1: TIM7 clock enabled during Sleep mode



RM0402 Rev 6 151/1163

- Bit 4 **TIM6LPEN:** TIM6 clock enable during Sleep mode Set and cleared by software.
  - 0: TIM6 clock disabled during Sleep mode
  - 1: TIM6 clock enabled during Sleep mode
- Bit 3 **TIM5LPEN:** TIM5 clock enable during Sleep mode Set and cleared by software.
  - 0: TIM5 clock disabled during Sleep mode
  - 1: TIM5 clock enabled during Sleep mode
- Bit 2 **TIM4LPEN:** TIM4 clock enable during Sleep mode Set and cleared by software.
  - 0: TIM4 clock disabled during Sleep mode
  - 1: TIM4 clock enabled during Sleep mode
- Bit 1 **TIM3LPEN:** TIM3 clock enable during Sleep mode Set and cleared by software.
  - 0: TIM3 clock disabled during Sleep mode
  - 1: TIM3 clock enabled during Sleep mode
- Bit 0 **TIM2LPEN:** TIM2 clock enable during Sleep mode Set and cleared by software.
  - 0: TIM2 clock disabled during Sleep mode
  - 1: TIM2 clock enabled during Sleep mode

# 6.3.19 RCC APB2 peripheral clock enabled in low power mode register (RCC\_APB2LPENR)

Address offset: 0x64

Reset value: 0x0117 F933

Access: no wait state, word, half-word and byte access.

| 31          | 30                 | 29           | 28           | 27           | 26   | 25   | 24             | 23   | 22   | 21             | 20             | 19   | 18            | 17            | 16           |
|-------------|--------------------|--------------|--------------|--------------|------|------|----------------|------|------|----------------|----------------|------|---------------|---------------|--------------|
| Res.        | Res.               | Res.         | Res.         | Res.         | Res. | Res. | DFSDM1<br>LPEN | Res. | Res. | Res.           | SPI5<br>LPEN   | Res. | TIM11<br>LPEN | TIM10<br>LPEN | TIM9<br>LPEN |
|             |                    |              |              |              |      |      | rw             |      |      |                | rw             |      | rw            | rw            | rw           |
| 15          | 14                 | 13           | 12           | 11           | 10   | 9    | 8              | 7    | 6    | 5              | 4              | 3    | 2             | 1             | 0            |
| EXTIT<br>EN | SYSC<br>FG<br>LPEN | SPI4LP<br>EN | SPI1<br>LPEN | SDIO<br>LPEN | Res. | Res. | ADC1<br>LPEN   | Res. | Res. | USART6<br>LPEN | USART1<br>LPEN | Res. | Res.          | TIM8<br>LPEN  | TIM1<br>LPEN |
| rw          | rw                 | rw           | rw           | rw           |      |      | rw             |      |      | rw             | rw             |      |               | rw            | rw           |

Bits 31:25 Reserved, must be kept at reset value.

Bit 24 DFSDM1LPEN: DFSDM1 clock enable during Sleep mode

This bit is set and cleared by software

0: DFSDM1 clock disabled during Sleep mode

1: DFSDM1 clock enabled during Sleep mode

Bits 23:21 Reserved, must be kept at reset value.

Bit 20 SPI5LPEN: SPI5 clock enable during Sleep mode

This bit is set and cleared by software

0: SPI5 clock disabled during Sleep mode

1: SPI5 clock enabled during Sleep mode

Bit 19 Reserved, must be kept at reset value.

Bit 18 TIM11LPEN: TIM11 clock enable during Sleep mode

Set and cleared by software.

0: TIM11 clock disabled during Sleep mode

1: TIM11 clock enabled during Sleep mode

Bit 17 TIM10LPEN: TIM10 clock enable during Sleep mode

Set and cleared by software.

0: TIM10 clock disabled during Sleep mode

1: TIM10 clock enabled during Sleep mode

Bit 16 TIM9LPEN: TIM9 clock enable during sleep mode

Set and cleared by software.

0: TIM9 clock disabled during Sleep mode

1: TIM9 clock enabled during Sleep mode

Bit 15 EXTITEN: EXTIT APB and SYSCTRL PFREE clock enable during Sleep mode

Set and cleared by software.

0: EXTIT APB and SYSCTRL PFREE clock disabled during Sleep mode

1: EXTIT APB and SYSCTRL PFREE clock enabled during Sleep mode



RM0402 Rev 6 153/1163

- Bit 14 **SYSCFGLPEN:** System configuration controller clock enable during Sleep mode Set and cleared by software.
  - 0: System configuration controller clock disabled during Sleep mode
  - 1: System configuration controller clock enabled during Sleep mode
- Bit 13 SPI4LPEN: SPI4 clock enable during sleep mode

Set and reset by software.

- 0: SPI4 clock disabled during sleep mode
- 1: SPI4 clock enabled during sleep mode
- Bit 12 SPI1LPEN: SPI1 clock enable during Sleep mode

Set and cleared by software.

- 0: SPI1 clock disabled during Sleep mode
- 1: SPI1 clock enabled during Sleep mode
- Bit 11 SDIOLPEN: SDIO clock enable during Sleep mode

Set and cleared by software.

- 0: SDIO module clock disabled during Sleep mode
- 1: SDIO module clock enabled during Sleep mode
- Bits 10:9 Reserved, must be kept at reset value.
  - Bit 8 ADC1LPEN: ADC1 clock enable during Sleep mode

Set and cleared by software.

- 0: ADC1 clock disabled during Sleep mode
- 1: ADC1 clock disabled during Sleep mode
- Bits 7:6 Reserved, must be kept at reset value.
  - Bit 5 USART6LPEN: USART6 clock enable during Sleep mode

Set and cleared by software.

- 0: USART6 clock disabled during Sleep mode
- 1: USART6 clock enabled during Sleep mode
- Bit 4 USART1LPEN: USART1 clock enable during Sleep mode

Set and cleared by software.

- 0: USART1 clock disabled during Sleep mode
- 1: USART1 clock enabled during Sleep mode
- Bits 3:2 Reserved, must be kept at reset value.
  - Bit 1 TIM8LPEN: TIM8 clock enable during Sleep mode

Set and cleared by software.

- 0: TIM8 clock disabled during Sleep mode
- 1: TIM8 clock enabled during Sleep mode
- Bit 0 TIM1LPEN: TIM1 clock enable during Sleep mode

Set and cleared by software.

- 0: TIM1 clock disabled during Sleep mode
- 1: TIM1 clock enabled during Sleep mode



# 6.3.20 RCC Backup domain control register (RCC\_BDCR)

Address offset: 0x70

Reset value:  $0x0000\ 0000$ , reset by Backup domain reset. Access:  $0 \le \text{wait state} \le 3$ , word, half-word and byte access

Wait states are inserted in case of successive accesses to this register.

The LSEON, LSEBYP, RTCSEL and RTCEN bits in the *RCC Backup domain control register (RCC\_BDCR)* are in the Backup domain. As a result, after Reset, these bits are write-protected and the DBP bit in the *Section 5.4.1: PWR power control register (PWR\_CR)* has to be set before these can be modified. Refer to *Section 5.4.2: PWR power control/status register (PWR\_CSR)* for further information. These bits are only reset after a Backup domain Reset (see *Section 6.1.3: Backup domain reset*). Any internal or external Reset will not have any effect on these bits.

| 31          | 30         | 29         | 28         | 27         | 26         | 25   | 24           | 23        | 22        | 21        | 20        | 19          | 18          | 17          | 16         |
|-------------|------------|------------|------------|------------|------------|------|--------------|-----------|-----------|-----------|-----------|-------------|-------------|-------------|------------|
| Res.        | Res.       | Res.       | Res.       | Res.       | Res.       | Res. | Res.         | Res.      | Res.      | Res.      | Res.      | Res.        | Res.        | Res.        | BDRST      |
|             |            |            |            |            |            |      |              |           |           |           |           |             |             |             | rw         |
|             |            |            |            |            |            |      |              |           |           |           |           |             |             |             |            |
| 15          | 14         | 13         | 12         | 11         | 10         | 9    | 8            | 7         | 6         | 5         | 4         | 3           | 2           | 1           | 0          |
| 15<br>RTCEN | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11<br>Res. | 10<br>Res. | -    | 8<br>EL[1:0] | 7<br>Res. | 6<br>Res. | 5<br>Res. | 4<br>Res. | 3<br>LSEMOD | 2<br>LSEBYP | 1<br>LSERDY | 0<br>LSEON |

Bits 31:17 Reserved, must be kept at reset value.

Bit 16 BDRST: Backup domain software reset

Set and cleared by software.

0: Reset not activated

1: Resets the entire Backup domain

Bit 15 RTCEN: RTC clock enable

Set and cleared by software.

0: RTC clock disabled

1: RTC clock enabled

Bits 14:10 Reserved, must be kept at reset value.

Bits 9:8 RTCSEL[1:0]: RTC clock source selection

Set by software to select the clock source for the RTC. Once the RTC clock source has been selected, it cannot be changed anymore unless the Backup domain is reset. The BDRST bit can be used to reset them.

00: No clock

01: LSE oscillator clock used as the RTC clock

10: LSI oscillator clock used as the RTC clock

11: HSE oscillator clock divided by a programmable prescaler (selection through the RTCPRE[4:0] bits in the RCC clock configuration register (RCC\_CFGR)) used as the RTC clock

Bits 7:4 Reserved, must be kept at reset value.

Bit 3 LSEMOD: External low-speed oscillator bypass

Set and reset by software to select crystal mode for low speed oscillator. Two power modes are available.

0: LSE oscillator "low power" mode selection

1: LSE oscillator "high drive" mode selection



RM0402 Rev 6 155/1163

# Bit 2 LSEBYP: External low-speed oscillator bypass

Set and cleared by software to bypass oscillator in debug mode. This bit can be written only when the LSE clock is disabled.

0: LSE oscillator not bypassed

1: LSE oscillator bypassed

## Bit 1 LSERDY: External low-speed oscillator ready

Set and cleared by hardware to indicate when the external 32 kHz oscillator is stable. After the LSEON bit is cleared, LSERDY goes low after 6 external low-speed oscillator clock cycles.

0: LSE clock not ready

1: LSE clock ready

#### Bit 0 LSEON: External low-speed oscillator enable

Set and cleared by software.

0: LSE clock OFF 1: LSE clock ON

# 6.3.21 RCC clock control & status register (RCC\_CSR)

Address offset: 0x74

Reset value: 0x0E00 0000, reset by system reset, except reset flags by power reset only.

Access: 0 ≤ wait state ≤ 3, word, half-word and byte access

Wait states are inserted in case of successive accesses to this register.

| 31           | 30           | 29           | 20          | 21          | 20          | 25          | 24   | 23   | 22   | 21   | 20   | 19   | 10   | 17     | 10    |
|--------------|--------------|--------------|-------------|-------------|-------------|-------------|------|------|------|------|------|------|------|--------|-------|
| LPWR<br>RSTF | WWDG<br>RSTF | IWDG<br>RSTF | SFT<br>RSTF | POR<br>RSTF | PIN<br>RSTF | BORRS<br>TF | RMVF | Res.   | Res.  |
| r            | r            | r            | r           | r           | r           | r           | rt_w |      |      |      |      |      |      |        |       |
| 15           | 14           | 13           | 12          | 11          | 10          | 9           | 8    | 7    | 6    | 5    | 4    | 3    | 2    | 1      | 0     |
| Res.         | Res.         | Res.         | Res.        | Res.        | Res.        | Res.        | Res. | Res. | Res. | Res. | Res. | Res. | Res. | LSIRDY | LSION |
|              |              |              |             |             |             |             |      |      |      |      |      |      |      | r      | rw    |

# Bit 31 LPWRRSTF: Low-power reset flag

Set by hardware when a Low-power management reset occurs.

Cleared by writing to the RMVF bit.

0: No Low-power management reset occurred

1: Low-power management reset occurred

For further information on Low-power management reset, refer to Low-power management

# Bit 30 WWDGRSTF: Window watchdog reset flag

Set by hardware when a window watchdog reset occurs.

Cleared by writing to the RMVF bit.

0: No window watchdog reset occurred

1: Window watchdog reset occurred

# Bit 29 IWDGRSTF: Independent watchdog reset flag

Set by hardware when an independent watchdog reset from  $V_{\mbox{\scriptsize DD}}$  domain occurs.

Cleared by writing to the RMVF bit.

0: No watchdog reset occurred

1: Watchdog reset occurred



# Bit 28 SFTRSTF: Software reset flag

Set by hardware when a software reset occurs.

Cleared by writing to the RMVF bit.

- 0: No software reset occurred
- 1: Software reset occurred

# Bit 27 PORRSTF: POR/PDR reset flag

Set by hardware when a POR/PDR reset occurs.

Cleared by writing to the RMVF bit.

- 0: No POR/PDR reset occurred
- 1: POR/PDR reset occurred

## Bit 26 PINRSTF: PIN reset flag

Set by hardware when a reset from the NRST pin occurs.

Cleared by writing to the RMVF bit.

- 0: No reset from NRST pin occurred
- 1: Reset from NRST pin occurred

## Bit 25 BORRSTF: BOR reset flag

Cleared by software by writing the RMVF bit.

Set by hardware when a POR/PDR or BOR reset occurs.

- 0: No POR/PDR or BOR reset occurred
- 1: POR/PDR or BOR reset occurred

## Bit 24 RMVF: Remove reset flag

Set by software to clear the reset flags.

- 0: No effect
- 1: Clear the reset flags

# Bits 23:2 Reserved, must be kept at reset value.

# Bit 1 LSIRDY: Internal low-speed oscillator ready

Set and cleared by hardware to indicate when the internal RC 40 kHz oscillator is stable. After the LSION bit is cleared, LSIRDY goes low after 3 LSI clock cycles.

- 0: LSI RC oscillator not ready
- 1: LSI RC oscillator ready

# Bit 0 LSION: Internal low-speed oscillator enable

Set and cleared by software.

- 0: LSI RC oscillator OFF
- 1: LSI RC oscillator ON



RM0402 Rev 6 157/1163

# 6.3.22 RCC spread spectrum clock generation register (RCC\_SSCGR)

Address offset: 0x80

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

The spread spectrum clock generation is available only for the main PLL.

The RCC\_SSCGR register must be written either before the main PLL is enabled or after

the main PLL disabled.

Note: For full details about PLL spread spectrum clock generation (SSCG) characteristics, refer to

the "Electrical characteristics" section in your device datasheet.

| 31         | 30            | 29   | 28   | 27 | 26 | 25 | 24 | 23 | 22     | 21      | 20 | 19 | 18 | 17 | 16 |
|------------|---------------|------|------|----|----|----|----|----|--------|---------|----|----|----|----|----|
| SSCG<br>EN | SPREAD<br>SEL | Res. | Res. |    |    |    |    |    | INCSTE | P[14:3] |    |    |    |    |    |
| rw         | rw            |      |      | rw | rw | rw | rw | rw | rw     | rw      | rw | rw | rw | rw | rw |
| 15         | 14            | 13   | 12   | 11 | 10 | 9  | 8  | 7  | 6      | 5       | 4  | 3  | 2  | 1  | 0  |
| II         | NCSTEP[2:0    | )]   |      |    |    |    |    | MC | DPER[1 | 1:0]    |    |    |    |    |    |
| rw         | rw            | rw   | rw   | rw | rw | rw | rw | rw | rw     | rw      | rw | rw | rw | rw | rw |

## Bit 31 SSCGEN: Spread spectrum modulation enable

Set and cleared by software.

0: Spread spectrum modulation DISABLE. (To write after clearing CR[24]=PLLON bit)

1: Spread spectrum modulation ENABLE. (To write before setting CR[24]=PLLON bit)

# Bit 30 SPREADSEL: Spread Select

Set and cleared by software.

To write before to set CR[24]=PLLON bit.

0: Center spread

1: Down spread

Bits 29:28 Reserved, must be kept at reset value.

## Bits 27:13 INCSTEP[14:0]: Incrementation step

Set and cleared by software. To write before setting CR[24]=PLLON bit.

Configuration input for modulation profile amplitude.

# Bits 12:0 MODPER[11:0]: Modulation period

Set and cleared by software. To write before setting CR[24]=PLLON bit.

Configuration input for modulation profile period.

# 6.3.23 RCC PLLI2S configuration register (RCC\_PLLI2SCFGR)

Address offset: 0x84

Reset value: 0x2400 3010

Access: no wait state, word, half-word and byte access.

This register is used to configure the PLLI2S clock outputs according to the formulas:

- f<sub>(VCO clock)</sub> = f<sub>(PLLI2S clock input)</sub> × (PLLI2SN / PLLI2SM)
- f(USB OTG FS, SDIO, RNG clock output) = f(VCO clock) / PLLQ
- f(DFSDM, 12S clock output) = f(VCO clock) / PLLR

| 31      | 30 | 29          | 28         | 27 | 26         | 25        | 24 | 23     | 22        | 21  | 20  | 19    | 18    | 17     | 16     |
|---------|----|-------------|------------|----|------------|-----------|----|--------|-----------|-----|-----|-------|-------|--------|--------|
| Res.    | F  | PLLI2SR[2:0 | )1         |    | PLI 129    | SQ[3:0]   |    | Res.   | PLLI2SSRC | Res | Res | Res   | Res   | Res.   | Res.   |
| 1 (00). | •  | LLIZOT (L.C | <b>'</b> 1 |    | , LLIL     | J & [0.0] |    | 1 (00. | LEIZOORO  | -   | -   | -     | -     | . 100. | 1 (00. |
|         | rw | rw          | rw         | rw | rw         | rw        | rw |        | rw        |     |     |       |       |        |        |
| 15      | 14 | 13          | 12         | 11 | 10         | 9         | 8  | 7      | 6         | 5   | 4   | 3     | 2     | 1      | 0      |
| Res.    |    |             |            | I  | PLLI2SN[8: | :0]       |    |        |           |     | ı   | PLLI2 | SM[5: | 0]     |        |
|         | rw | rw          | rw         | rw | rw         | rw        | rw | rw     | rw        | rw  | rw  | rw    | rw    | rw     | rw     |

Bit 31 Reserved, must be kept at reset value.

# Bits 30:28 PLLI2SR[2:0]: PLLI2S division factor for I2S clocks

Set and cleared by software to control the I2S clock frequency. These bits should be written only if the PLLI2S is disabled. The factor must be chosen in accordance with the prescaler values inside the I2S peripherals, to reach 0.3% error when using standard crystals and 0% error with audio crystals. For more information about I2S clock frequency and precision, refer to Section 26.6.4: Clock generator in the I2S chapter.

**Caution:** The I2Ss requires a frequency lower than or equal to 192 MHz to work correctly. I2S clock frequency = VCO frequency / PLLR with  $2 \le PLLR \le 7$ 

000: PLLR = 0, wrong configuration

001: PLLR = 1, wrong configuration

010: PLLR = 2

... 111: PLLR = 7

# Bits 27:24 PLLI2SQ[3:0]: PLLI2S division factor for USB OTG FS/SDIO/RNG clock

Set and cleared by software to control the USB OTG FS/SDIO/RNG clock frequency. These bits can be written only when the PLLI2S is disabled.

USB OTG FS/SDIO/RNG clock frequency = VCO frequency / PLLI2SQ with 2  $\leq$  PLLI2SQ  $\leq$ 

0000: PLLI2SQ = 0, wrong configuration

0001: PLLI2SQ = 1, wrong configuration

0010: PLLI2SQ = 2

0011: PLLI2SQ = 3

0100: PLLI2SQ = 4

0101: PLLI2SQ = 5

1111: PLLI2SQ = 15

Bit 23 Reserved, must be kept at reset value.



RM0402 Rev 6 159/1163

Bit 22 PLLI2SSRC: PLLI2S entry clock source

Set and cleared by software to select PLLI2S clock source. This bit can be written only when PLLI2S is disabled.

0: HSE or HSI depending on PLLSRC of PLLCFGR

1: external AFI clock (CK\_I2S\_EXT) selected as PLL clock entry

Bits 21:15 Reserved, must be kept at reset value.

#### Bits 14:6 PLLI2SN[8:0]: PLLI2S multiplication factor for VCO

Set and cleared by software to control the multiplication factor of the VCO. These bits can be written only when the PLLI2S is disabled. Only half-word and word accesses are allowed to write these bits

Caution: The software has to set these bits correctly to ensure that the VCO output frequency is between 100 and 432 MHz. With VCO input frequency ranges from 1 to 2 MHz (refer to Figure 14 and divider factor M of the RCC PLL configuration register (RCC\_PLLCFGR))

VCO output frequency = VCO input frequency × PLLI2SN with 50 ≤ PLLI2SN ≤ 432

000000000: PLLI2SN = 0, wrong configuration 000000001: PLLI2SN = 1, wrong configuration

... 001100010: PLLI2SN = 50

. . . .

001100011: PLLI2SN = 99 001100100: PLLI2SN = 100 001100101: PLLI2SN = 101 001100110: PLLI2SN = 102

...

110110000: PLLI2SN = 432

110110000: PLLI2SN = 433, wrong configuration

...

111111111: PLLI2SN = 511, wrong configuration

Note: Between 50 and 99 multiplication factors are possible for VCO input frequency higher than 1 MHz. However care must be taken to fulfill the minimum VCO output frequency as specified above.

Bits 5:0 **PLLI2SM[5:0]:** Division factor for the main PLL (PLL) and audio PLL (PLLI2S) input clock Set and cleared by software to divide the PLL and PLLI2S input clock before the VCO. These bits can be written only when the PLL and PLLI2S are disabled.

**Caution:** The software has to set these bits correctly to ensure that the VCO input frequency ranges from 1 to 2 MHz.It is recommended to select a frequency of 2 MHz to limit PLL jitter.

VCO input frequency = PLL input clock frequency / PLLI2SM with  $2 \le PLLI2SM \le 63$ 

000000: PLLI2SM = 0, wrong configuration 000001: PLLI2SM = 1, wrong configuration...

000010: PLLI2SM = 2 000011: PLLI2SM = 3 000100: PLLI2SM = 4

111110: PLLI2SM = 62 111111: PLLI2SM = 63

# 6.3.24 RCC Dedicated Clocks Configuration Register (RCC\_DCKCFGR)

Address offset: 0x8C

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

| 31                     | 30         | 29         | 28         | 27      | 26         | 25        | 24        | 23        | 22        | 21        | 20        | 19   | 18        | 17        | 16        |
|------------------------|------------|------------|------------|---------|------------|-----------|-----------|-----------|-----------|-----------|-----------|------|-----------|-----------|-----------|
| CKDFSD<br>M1SEL        | Res.       | Res.       | I2S2F      | RC[1:0] | I2S1F      | RC[1:0]   | TIMPRE    | Res.      | Res.      | Res.      | Res.      | Res. | Res.      | Res.      | Res.      |
| rw                     |            |            | r          | w       | r          | w         | rw        |           |           |           |           |      |           |           |           |
|                        |            |            |            |         |            |           |           |           |           |           |           |      |           |           |           |
| 15                     | 14         | 13         | 12         | 11      | 10         | 9         | 8         | 7         | 6         | 5         | 4         | 3    | 2         | 1         | 0         |
| 15<br>CKDFSD<br>M1ASEL | 14<br>Res. | 13<br>Res. | 12<br>Res. | 11 Res. | 10<br>Res. | 9<br>Res. | 8<br>Res. | 7<br>Res. | 6<br>Res. | 5<br>Res. | 4<br>Res. | Res. | 2<br>Res. | 1<br>Res. | 0<br>Res. |

Bit 31 **CKDFSDMSEL:** DFSDM1 Kernel clock selection.

0: APB2 clock used as Kernel clock

1: System clock used as Kernel clock

Bits 30:29 Reserved, must be kept at reset value.

Set and reset by software.

These bits should be written when the PLL and PLLI2S are disabled.

00: I2S APB2 clock frequency = f(PLLI2S R)

01: I2S APB2 clock frequency = external I2S clock from pads - alternate function input frequency

10: I2S APB2 clock frequency = f(PLL R)

11: I2S APB2 clock frequency = HSI/HSE depending on PLLSRC (PLLCFGR(22))

# Bits 26:25 I2S1SRC[1:0]: I2S APB1 clocks source selection (I2S2/3)

Set and reset by software to control the frequency of the APB1 I2S clock.

These bits should be written when the PLL and PLLI2S are disabled.

00: I2S APB1 clock frequency = f(PLLI2S R)

01: I2S APB1 clock frequency = external I2S clock from pads - alternate function input frequency

10: I2S APB1 clock frequency = f(PLL R)

11: I2S APB1 clock frequency = HSI/HSE depending on PLLSRC (PLLCFGR(22))

## Bit 24 TIMPRE: Timers clocks prescalers selection

Set and reset by software to control the clock frequency of all the timers connected to APB1 and APB2 domain.

0: If the APB prescaler (PPRE1, PPRE2 in the RCC\_CFGR register) is configured to a division factor of 1, TIMxCLK = PCLKx. Otherwise, the timer clock frequencies are set to twice to the frequency of the APB domain to which the timers are connected:

TIMxCLK = 2xPCLKx.

1:If the APB prescaler (PPRE1, PPRE2 in the RCC\_CFGR register) is configured to a division factor of 1, 2, or 4, TIMxCLK = HCKL. Otherwise, the timer clock frequencies are set to four times to the frequency of the APB domain to which the timers are connected: TIMxCLK = 4xPCLKx.



RM0402 Rev 6 161/1163

Bits 23: 16 Reserved, must be kept at reset value.

Bit 15 CKDFSDM1ASEL: DFSDM1 audio clock selection.

0: CK\_I2S\_APB1 selected as audio clock 1: CK\_I2S\_APB2 selected as audio clock

Bits 14:0 Reserved, must be kept at reset value.

# 6.3.25 RCC clocks gated enable register (CKGATENR)

Address offset: 0x90

Reset value: 0x0000 0000

Access: no wait state, word, half-word and byte access.

This register allows to enable or disable the clock gating for the specified IPs.

| 31   | 30   | 29   | 28   | 27   | 26   | 25   | 24   | 23             | 22           | 21             | 20   | 19   | 18   | 17                | 16                |
|------|------|------|------|------|------|------|------|----------------|--------------|----------------|------|------|------|-------------------|-------------------|
| Res.           | Res.         | Res.           | Res. | Res. | Res. | Res.              | Res.              |
|      |      |      |      |      |      |      |      |                |              |                |      |      |      |                   |                   |
| 15   | 14   | 13   | 12   | 11   | 10   | 9    | 8    | 7              | 6            | 5              | 4    | 3    | 2    | 1                 | 0                 |
| Res. | EVTCL<br>_CKEN | RCC<br>_CKEN | FLITF<br>_CKEN |      |      |      | AHB2APB2<br>_CKEN | AHB2APB1<br>_CKEN |
|      |      |      |      |      |      |      |      | rw             | rw           | rw             | rw   | rw   | rw   | rw                | rw                |

Bits 31:8 Reserved, must be kept at reset value.

# Bit 7 EVTCL\_CKEN

0: the clock gating is enabled

1: the cock gating is disabled, the clock is always enabled

Bit 6 RCC\_CKEN: RCC clock enable

0: the clock gating is enabled

1: the clock gating is disabled, the clock is always enabled.

# Bit 5 FLITF\_CKEN: Flash Interface clock enable

0: the clock gating is enabled

1: the clock gating is disabled, the clock is always enabled.

# Bit 4 SRAM\_CKEN: SRQAM controller clock enable

0: the clock gating is enabled

1: the clock gating is disabled, the clock is always enabled.

# Bit 3 SPARE\_CKEN: Spare clock enable

0: the clock gating is enabled

1: the clock gating is disabled, the clock is always enabled.

Bit 2 CM4DBG\_CKEN: Cortex M4 ETM clock enable

0: the clock gating is enabled

1: the clock gating is disabled, the clock is always enabled.

Bit 1 AHB2APB2\_CKEN: AHB to APB2 Bridge clock enable

0: the clock gating is enabled

1: the clock gating is disabled, the clock is always enabled.

Bit 0 AHB2APB1\_CKEN: AHB to APB1 Bridge clock enable

0: the clock gating is enabled

1: the clock gating is disabled, the clock is always enabled.

# 6.3.26 RCC Dedicated Clocks Configuration Register (RCC\_DCKCFGR2)

Address offset: 0x94

Reset value: 0x0000 0000

This register allows to enable or disable the clock gating for the specified IPs.

| 31         | 30         | 29         | 28          | 27           | 26         | 25        | 24        | 23                  | 22        | 21        | 20        | 19   | 18        | 17        | 16        |
|------------|------------|------------|-------------|--------------|------------|-----------|-----------|---------------------|-----------|-----------|-----------|------|-----------|-----------|-----------|
| Res.       | Res.       | Res.       | SDIO<br>SEL | CK48M<br>SEL | Res.       |           |           | I2CFMP1<br>SEL[1:0] |           | Res.      | Res.      | Res. | Res.      | Res.      | Res.      |
|            |            |            | rw          | rw           |            |           |           | n                   | W         |           |           |      |           |           |           |
|            |            |            |             |              |            |           |           |                     |           |           |           |      |           |           |           |
| 15         | 14         | 13         | 12          | 11           | 10         | 9         | 8         | 7                   | 6         | 5         | 4         | 3    | 2         | 1         | 0         |
| 15<br>Res. | 14<br>Res. | 13<br>Res. | 12<br>Res.  | 11<br>Res.   | 10<br>Res. | 9<br>Res. | 8<br>Res. | 7<br>Res.           | 6<br>Res. | 5<br>Res. | 4<br>Res. | Res. | 2<br>Res. | 1<br>Res. | 0<br>Res. |

Bits 31:29 Reserved, must be kept at reset value.

Bit 28 CKSDIOSEL: SDIO clock selection.

0: CK\_48MHz (see CK48MSEL bit definition)

1: clock system

Bit 27 CK48MSEL: SDIO/USBFS clock selection.

0: f(<sub>PLL\_Q</sub>)

1: f(<sub>PLLI2S\_Q</sub>)

Bits 26:24 Reserved, must be kept at reset value.

Bits 23:22 I2CFMP1SEL[1:0]: I2CFMP1 kernel clock source selection

00: APB clock selected as I2CFMP1 clock

01: System clock selected as I2CFMP1 clock

10: HSI clock selected as I2CFMP1 clock

11: APB clock selected as I2CFMP1 (same as "00")

Bits 21: 0 Reserved, must be kept at reset value.

RM0402 Rev 6 163/1163